Become a Readings Member to make your shopping experience even easier. Sign in or sign up for free!

Become a Readings Member. Sign in or sign up for free!

Hello Readings Member! Go to the member centre to view your orders, change your details, or view your lists, or sign out.

Hello Readings Member! Go to the member centre or sign out.

Advanced ASIC Chip Synthesis: Using Synopsys (R) Design Compiler (TM) Physical Compiler (TM) and PrimeTime (R)
Hardback

Advanced ASIC Chip Synthesis: Using Synopsys ® Design Compiler ™ Physical Compiler ™ and PrimeTime ®

$620.99
Sign in or become a Readings Member to add this title to your wishlist.

This title is printed to order. This book may have been self-published. If so, we cannot guarantee the quality of the content. In the main most books will have gone through the editing process however some may not. We therefore suggest that you be aware of this before ordering this book. If in doubt check either the author or publisher’s details as we are unable to accept any returns unless they are faulty. Please contact us if you have any questions.

This volume describes the advanced concepts and techniques used towards ASIC chip synthesis, physical synthesis, formal verification and static timing analysis, using the Synopsys suite of tools. In addition, the ASIC design flow methodology targeted for VDSM (Very-Deep-Sub-Micron) technologies is examined. The emphasis of this book is on real-time application of Synopsys tools, used to combat various problems seen at VDSM geometries. It includes a design methodology for handling complex, sub-micron ASIC designs. Significance is placed on HDL coding styles, synthesis and optimization, dynamic simulation, formal verification, DFT scan insertion, links to layout, physical synthesis, and static timing analysis. At each step, problems related to each phase of the design flow are identified, with solutions and work-around described. In addition, issues related to layout, which includes clock tree synthesis and back-end integration (links to layout) are also discussed. This book also contains discussions on the basis of Synopsys technology libraries and HDL coding styles, targeted towards optimal synthesis solution.

Read More
In Shop
Out of stock
Shipping & Delivery

$9.00 standard shipping within Australia
FREE standard shipping within Australia for orders over $100.00
Express & International shipping calculated at checkout

MORE INFO
Format
Hardback
Publisher
Springer
Country
NL
Date
31 December 2001
Pages
328
ISBN
9780792376446

This title is printed to order. This book may have been self-published. If so, we cannot guarantee the quality of the content. In the main most books will have gone through the editing process however some may not. We therefore suggest that you be aware of this before ordering this book. If in doubt check either the author or publisher’s details as we are unable to accept any returns unless they are faulty. Please contact us if you have any questions.

This volume describes the advanced concepts and techniques used towards ASIC chip synthesis, physical synthesis, formal verification and static timing analysis, using the Synopsys suite of tools. In addition, the ASIC design flow methodology targeted for VDSM (Very-Deep-Sub-Micron) technologies is examined. The emphasis of this book is on real-time application of Synopsys tools, used to combat various problems seen at VDSM geometries. It includes a design methodology for handling complex, sub-micron ASIC designs. Significance is placed on HDL coding styles, synthesis and optimization, dynamic simulation, formal verification, DFT scan insertion, links to layout, physical synthesis, and static timing analysis. At each step, problems related to each phase of the design flow are identified, with solutions and work-around described. In addition, issues related to layout, which includes clock tree synthesis and back-end integration (links to layout) are also discussed. This book also contains discussions on the basis of Synopsys technology libraries and HDL coding styles, targeted towards optimal synthesis solution.

Read More
Format
Hardback
Publisher
Springer
Country
NL
Date
31 December 2001
Pages
328
ISBN
9780792376446